mirror of
https://github.com/rtic-rs/rtic.git
synced 2025-12-21 07:15:32 +01:00
2 lines
No EOL
6.7 KiB
HTML
2 lines
No EOL
6.7 KiB
HTML
<!DOCTYPE html><html lang="en"><head><meta charset="utf-8"><meta name="viewport" content="width=device-width, initial-scale=1.0"><meta name="generator" content="rustdoc"><meta name="description" content="SNVS_HP Command Register"><title>imxrt_ral::snvs::HPCOMR - Rust</title><script>if(window.location.protocol!=="file:")document.head.insertAdjacentHTML("beforeend","SourceSerif4-Regular-6b053e98.ttf.woff2,FiraSans-Italic-81dc35de.woff2,FiraSans-Regular-0fe48ade.woff2,FiraSans-MediumItalic-ccf7e434.woff2,FiraSans-Medium-e1aa3f0a.woff2,SourceCodePro-Regular-8badfe75.ttf.woff2,SourceCodePro-Semibold-aa29a496.ttf.woff2".split(",").map(f=>`<link rel="preload" as="font" type="font/woff2"href="../../../static.files/${f}">`).join(""))</script><link rel="stylesheet" href="../../../static.files/normalize-9960930a.css"><link rel="stylesheet" href="../../../static.files/rustdoc-e56847b5.css"><meta name="rustdoc-vars" data-root-path="../../../" data-static-root-path="../../../static.files/" data-current-crate="imxrt_ral" data-themes="" data-resource-suffix="" data-rustdoc-version="1.91.1 (ed61e7d7e 2025-11-07)" data-channel="1.91.1" data-search-js="search-e256b49e.js" data-stringdex-js="stringdex-c3e638e9.js" data-settings-js="settings-c38705f0.js" ><script src="../../../static.files/storage-e2aeef58.js"></script><script defer src="../sidebar-items.js"></script><script defer src="../../../static.files/main-6dc2a7f3.js"></script><noscript><link rel="stylesheet" href="../../../static.files/noscript-263c88ec.css"></noscript><link rel="alternate icon" type="image/png" href="../../../static.files/favicon-32x32-eab170b8.png"><link rel="icon" type="image/svg+xml" href="../../../static.files/favicon-044be391.svg"></head><body class="rustdoc mod"><!--[if lte IE 11]><div class="warning">This old browser is unsupported and will most likely display funky things.</div><![endif]--><rustdoc-topbar><h2><a href="#">Module HPCOMR</a></h2></rustdoc-topbar><nav class="sidebar"><div class="sidebar-crate"><h2><a href="../../../imxrt_ral/index.html">imxrt_<wbr>ral</a><span class="version">0.6.1</span></h2></div><div class="sidebar-elems"><section id="rustdoc-toc"><h2 class="location"><a href="#">Module HPCOMR</a></h2><h3><a href="#modules">Module Items</a></h3><ul class="block"><li><a href="#modules" title="Modules">Modules</a></li></ul></section><div id="rustdoc-modnav"><h2><a href="../index.html">In imxrt_<wbr>ral::<wbr>snvs</a></h2></div></div></nav><div class="sidebar-resizer" title="Drag to resize sidebar"></div><main><div class="width-limiter"><section id="main-content" class="content"><div class="main-heading"><div class="rustdoc-breadcrumbs"><a href="../../index.html">imxrt_ral</a>::<wbr><a href="../index.html">snvs</a></div><h1>Module <span>HPCOMR</span> <button id="copy-path" title="Copy item path to clipboard">Copy item path</button></h1><rustdoc-toolbar></rustdoc-toolbar><span class="sub-heading"><a class="src" href="../../../src/imxrt_ral/blocks/imxrt1011/snvs.rs.html#231">Source</a> </span></div><details class="toggle top-doc" open><summary class="hideme"><span>Expand description</span></summary><div class="docblock"><p>SNVS_HP Command Register</p>
|
|
</div></details><h2 id="modules" class="section-header">Modules<a href="#modules" class="anchor">§</a></h2><dl class="item-table"><dt><a class="mod" href="HAC_CLEAR/index.html" title="mod imxrt_ral::snvs::HPCOMR::HAC_CLEAR">HAC_<wbr>CLEAR</a></dt><dd>High Assurance Counter Clear When set, it clears the High Assurance Counter Register</dd><dt><a class="mod" href="HAC_EN/index.html" title="mod imxrt_ral::snvs::HPCOMR::HAC_EN">HAC_EN</a></dt><dd>High Assurance Counter Enable This bit controls the SSM transition from the soft fail to the hard fail state</dd><dt><a class="mod" href="HAC_LOAD/index.html" title="mod imxrt_ral::snvs::HPCOMR::HAC_LOAD">HAC_<wbr>LOAD</a></dt><dd>High Assurance Counter Load When set, it loads the High Assurance Counter Register with the value of the High Assurance Counter Load Register</dd><dt><a class="mod" href="HAC_STOP/index.html" title="mod imxrt_ral::snvs::HPCOMR::HAC_STOP">HAC_<wbr>STOP</a></dt><dd>High Assurance Counter Stop This bit can be set only when SSM is in soft fail state</dd><dt><a class="mod" href="LP_SWR/index.html" title="mod imxrt_ral::snvs::HPCOMR::LP_SWR">LP_SWR</a></dt><dd>LP Software Reset When set to 1, most registers in the SNVS_LP section are reset, but the following registers are not reset by an LP software reset: Secure Real Time Counter Time Alarm Register This bit cannot be set when the LP_SWR_DIS bit is set</dd><dt><a class="mod" href="LP_SWR_DIS/index.html" title="mod imxrt_ral::snvs::HPCOMR::LP_SWR_DIS">LP_<wbr>SWR_<wbr>DIS</a></dt><dd>LP Software Reset Disable When set, disables the LP software reset</dd><dt><a class="mod" href="MKS_EN/index.html" title="mod imxrt_ral::snvs::HPCOMR::MKS_EN">MKS_EN</a></dt><dd>Master Key Select Enable When not set, the one time programmable (OTP) master key is selected by default</dd><dt><a class="mod" href="NPSWA_EN/index.html" title="mod imxrt_ral::snvs::HPCOMR::NPSWA_EN">NPSWA_<wbr>EN</a></dt><dd>Non-Privileged Software Access Enable When set, allows non-privileged software to access all SNVS registers, including those that are privileged software read/write access only</dd><dt><a class="mod" href="PROG_ZMK/index.html" title="mod imxrt_ral::snvs::HPCOMR::PROG_ZMK">PROG_<wbr>ZMK</a></dt><dd>Program Zeroizable Master Key This bit activates ZMK hardware programming mechanism</dd><dt><a class="mod" href="SSM_SFNS_DIS/index.html" title="mod imxrt_ral::snvs::HPCOMR::SSM_SFNS_DIS">SSM_<wbr>SFNS_<wbr>DIS</a></dt><dd>SSM Soft Fail to Non-Secure State Transition Disable When set, it disables the SSM transition from soft fail to non-secure state</dd><dt><a class="mod" href="SSM_ST/index.html" title="mod imxrt_ral::snvs::HPCOMR::SSM_ST">SSM_ST</a></dt><dd>SSM State Transition Transition state of the system security monitor</dd><dt><a class="mod" href="SSM_ST_DIS/index.html" title="mod imxrt_ral::snvs::HPCOMR::SSM_ST_DIS">SSM_<wbr>ST_<wbr>DIS</a></dt><dd>SSM Secure to Trusted State Transition Disable When set, disables the SSM transition from secure to trusted state</dd><dt><a class="mod" href="SW_FSV/index.html" title="mod imxrt_ral::snvs::HPCOMR::SW_FSV">SW_FSV</a></dt><dd>Software Fatal Security Violation When set, the system security monitor treats this bit as a fatal security violation</dd><dt><a class="mod" href="SW_LPSV/index.html" title="mod imxrt_ral::snvs::HPCOMR::SW_LPSV">SW_LPSV</a></dt><dd>LP Software Security Violation When set, SNVS_LP treats this bit as a security violation</dd><dt><a class="mod" href="SW_SV/index.html" title="mod imxrt_ral::snvs::HPCOMR::SW_SV">SW_SV</a></dt><dd>Software Security Violation When set, the system security monitor treats this bit as a non-fatal security violation</dd></dl></section></div></main></body></html> |