rp2040_pac/clocks/
fc0_src.rs#[doc = "Register `FC0_SRC` reader"]
pub type R = crate::R<FC0_SRC_SPEC>;
#[doc = "Register `FC0_SRC` writer"]
pub type W = crate::W<FC0_SRC_SPEC>;
#[doc = "Field `FC0_SRC` reader - "]
pub type FC0_SRC_R = crate::FieldReader<FC0_SRC_A>;
#[doc = "
Value on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
#[repr(u8)]
pub enum FC0_SRC_A {
#[doc = "0: `0`"]
NULL = 0,
#[doc = "1: `1`"]
PLL_SYS_CLKSRC_PRIMARY = 1,
#[doc = "2: `10`"]
PLL_USB_CLKSRC_PRIMARY = 2,
#[doc = "3: `11`"]
ROSC_CLKSRC = 3,
#[doc = "4: `100`"]
ROSC_CLKSRC_PH = 4,
#[doc = "5: `101`"]
XOSC_CLKSRC = 5,
#[doc = "6: `110`"]
CLKSRC_GPIN0 = 6,
#[doc = "7: `111`"]
CLKSRC_GPIN1 = 7,
#[doc = "8: `1000`"]
CLK_REF = 8,
#[doc = "9: `1001`"]
CLK_SYS = 9,
#[doc = "10: `1010`"]
CLK_PERI = 10,
#[doc = "11: `1011`"]
CLK_USB = 11,
#[doc = "12: `1100`"]
CLK_ADC = 12,
#[doc = "13: `1101`"]
CLK_RTC = 13,
}
impl From<FC0_SRC_A> for u8 {
#[inline(always)]
fn from(variant: FC0_SRC_A) -> Self {
variant as _
}
}
impl crate::FieldSpec for FC0_SRC_A {
type Ux = u8;
}
impl FC0_SRC_R {
#[doc = "Get enumerated values variant"]
#[inline(always)]
pub const fn variant(&self) -> Option<FC0_SRC_A> {
match self.bits {
0 => Some(FC0_SRC_A::NULL),
1 => Some(FC0_SRC_A::PLL_SYS_CLKSRC_PRIMARY),
2 => Some(FC0_SRC_A::PLL_USB_CLKSRC_PRIMARY),
3 => Some(FC0_SRC_A::ROSC_CLKSRC),
4 => Some(FC0_SRC_A::ROSC_CLKSRC_PH),
5 => Some(FC0_SRC_A::XOSC_CLKSRC),
6 => Some(FC0_SRC_A::CLKSRC_GPIN0),
7 => Some(FC0_SRC_A::CLKSRC_GPIN1),
8 => Some(FC0_SRC_A::CLK_REF),
9 => Some(FC0_SRC_A::CLK_SYS),
10 => Some(FC0_SRC_A::CLK_PERI),
11 => Some(FC0_SRC_A::CLK_USB),
12 => Some(FC0_SRC_A::CLK_ADC),
13 => Some(FC0_SRC_A::CLK_RTC),
_ => None,
}
}
#[doc = "`0`"]
#[inline(always)]
pub fn is_null(&self) -> bool {
*self == FC0_SRC_A::NULL
}
#[doc = "`1`"]
#[inline(always)]
pub fn is_pll_sys_clksrc_primary(&self) -> bool {
*self == FC0_SRC_A::PLL_SYS_CLKSRC_PRIMARY
}
#[doc = "`10`"]
#[inline(always)]
pub fn is_pll_usb_clksrc_primary(&self) -> bool {
*self == FC0_SRC_A::PLL_USB_CLKSRC_PRIMARY
}
#[doc = "`11`"]
#[inline(always)]
pub fn is_rosc_clksrc(&self) -> bool {
*self == FC0_SRC_A::ROSC_CLKSRC
}
#[doc = "`100`"]
#[inline(always)]
pub fn is_rosc_clksrc_ph(&self) -> bool {
*self == FC0_SRC_A::ROSC_CLKSRC_PH
}
#[doc = "`101`"]
#[inline(always)]
pub fn is_xosc_clksrc(&self) -> bool {
*self == FC0_SRC_A::XOSC_CLKSRC
}
#[doc = "`110`"]
#[inline(always)]
pub fn is_clksrc_gpin0(&self) -> bool {
*self == FC0_SRC_A::CLKSRC_GPIN0
}
#[doc = "`111`"]
#[inline(always)]
pub fn is_clksrc_gpin1(&self) -> bool {
*self == FC0_SRC_A::CLKSRC_GPIN1
}
#[doc = "`1000`"]
#[inline(always)]
pub fn is_clk_ref(&self) -> bool {
*self == FC0_SRC_A::CLK_REF
}
#[doc = "`1001`"]
#[inline(always)]
pub fn is_clk_sys(&self) -> bool {
*self == FC0_SRC_A::CLK_SYS
}
#[doc = "`1010`"]
#[inline(always)]
pub fn is_clk_peri(&self) -> bool {
*self == FC0_SRC_A::CLK_PERI
}
#[doc = "`1011`"]
#[inline(always)]
pub fn is_clk_usb(&self) -> bool {
*self == FC0_SRC_A::CLK_USB
}
#[doc = "`1100`"]
#[inline(always)]
pub fn is_clk_adc(&self) -> bool {
*self == FC0_SRC_A::CLK_ADC
}
#[doc = "`1101`"]
#[inline(always)]
pub fn is_clk_rtc(&self) -> bool {
*self == FC0_SRC_A::CLK_RTC
}
}
#[doc = "Field `FC0_SRC` writer - "]
pub type FC0_SRC_W<'a, REG> = crate::FieldWriter<'a, REG, 8, FC0_SRC_A>;
impl<'a, REG> FC0_SRC_W<'a, REG>
where
REG: crate::Writable + crate::RegisterSpec,
REG::Ux: From<u8>,
{
#[doc = "`0`"]
#[inline(always)]
pub fn null(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::NULL)
}
#[doc = "`1`"]
#[inline(always)]
pub fn pll_sys_clksrc_primary(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::PLL_SYS_CLKSRC_PRIMARY)
}
#[doc = "`10`"]
#[inline(always)]
pub fn pll_usb_clksrc_primary(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::PLL_USB_CLKSRC_PRIMARY)
}
#[doc = "`11`"]
#[inline(always)]
pub fn rosc_clksrc(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::ROSC_CLKSRC)
}
#[doc = "`100`"]
#[inline(always)]
pub fn rosc_clksrc_ph(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::ROSC_CLKSRC_PH)
}
#[doc = "`101`"]
#[inline(always)]
pub fn xosc_clksrc(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::XOSC_CLKSRC)
}
#[doc = "`110`"]
#[inline(always)]
pub fn clksrc_gpin0(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLKSRC_GPIN0)
}
#[doc = "`111`"]
#[inline(always)]
pub fn clksrc_gpin1(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLKSRC_GPIN1)
}
#[doc = "`1000`"]
#[inline(always)]
pub fn clk_ref(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_REF)
}
#[doc = "`1001`"]
#[inline(always)]
pub fn clk_sys(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_SYS)
}
#[doc = "`1010`"]
#[inline(always)]
pub fn clk_peri(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_PERI)
}
#[doc = "`1011`"]
#[inline(always)]
pub fn clk_usb(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_USB)
}
#[doc = "`1100`"]
#[inline(always)]
pub fn clk_adc(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_ADC)
}
#[doc = "`1101`"]
#[inline(always)]
pub fn clk_rtc(self) -> &'a mut crate::W<REG> {
self.variant(FC0_SRC_A::CLK_RTC)
}
}
impl R {
#[doc = "Bits 0:7"]
#[inline(always)]
pub fn fc0_src(&self) -> FC0_SRC_R {
FC0_SRC_R::new((self.bits & 0xff) as u8)
}
}
impl W {
#[doc = "Bits 0:7"]
#[inline(always)]
#[must_use]
pub fn fc0_src(&mut self) -> FC0_SRC_W<FC0_SRC_SPEC> {
FC0_SRC_W::new(self, 0)
}
#[doc = r" Writes raw bits to the register."]
#[doc = r""]
#[doc = r" # Safety"]
#[doc = r""]
#[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"]
#[inline(always)]
pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
self.bits = bits;
self
}
}
#[doc = "Clock sent to frequency counter, set to 0 when not required
Writing to this register initiates the frequency count
You can [`read`](crate::generic::Reg::read) this register and get [`fc0_src::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`fc0_src::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."]
pub struct FC0_SRC_SPEC;
impl crate::RegisterSpec for FC0_SRC_SPEC {
type Ux = u32;
}
#[doc = "`read()` method returns [`fc0_src::R`](R) reader structure"]
impl crate::Readable for FC0_SRC_SPEC {}
#[doc = "`write(|w| ..)` method takes [`fc0_src::W`](W) writer structure"]
impl crate::Writable for FC0_SRC_SPEC {
const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0;
}
#[doc = "`reset()` method sets FC0_SRC to value 0"]
impl crate::Resettable for FC0_SRC_SPEC {
const RESET_VALUE: u32 = 0;
}