Expand description
Miscellaneous Register 0
Modulesยง
- This bit allows disabling the clock gate (always ungated) for the xtal 24MHz clock that clocks the digital logic in the analog block
- This field specifies the delay between powering up the XTAL 24MHz clock and releasing the clock to the digital logic inside the analog block
- This bit controls a switch from VDD_HIGH_IN to VDD_SNVS_IN.
- This field determines the bias current in the 24MHz oscillator
- Status bit that signals that the output of the 24-MHz crystal oscillator is stable
- This bit enables the detector that signals when the 24MHz crystal oscillator is stable
- Control bit to enable the low-power mode in the analog bandgap.
- Control bit to power-down the analog bandgap reference circuitry
- Control bit to power down the VBG-up detection circuitry in the analog bandgap.
- Control bit to disable the self-bias circuit in the analog bandgap
- no description available
- Status bit that signals the analog bandgap voltage is up and stable. 1 - Stable.
- This field indicates which chip source is being used for the rtc clock.
- Configure the analog behavior in stop mode.
- This field powers down the 24M crystal oscillator if set true.